欢迎登录材料期刊网

材料期刊网

高级检索

This paper presents a design of 14-bit 80 Msample/s pipelined ADC implemented in 0.35 μm CMOS.A charge-sharing correction is proposed to remove the signal-dependent charge-injection,together with a low-jitter clock circuit,guaranteeing the high dynamic performance for the ADC.A scheme of capacitor-switching and a symmetrical layout technique minimizes capacitor mismatch,ensuring the overall linearity.The measured results show that the calibration-free ADC achieves an effective number of bits of 11.6-bit,spurious free dynamic range (SFDR) of 84.8 dB,signal-to-noise-and-distortion ratio (SNDR) of 72 dB,differential nonlinearity of +0.63/-0.6 LSB and integrated nonlinearity of + 1.3/-0.9 LSB at 36.7 MHz input and maintains over 75 dB SFDR and 59 dB SNDR up to 200 MHz.

参考文献

[1] Morcland C,Murden F,Elliott M.A 14-bit 100-Msample/s subranging ADC.IEEE J Solid-State Circuits,2000,35:1791
[2] Payne R,Corsi M,Kaylor S.A 16-bit 100 to 160 MS/s SiGe BiCMOS pipelined ADC with 100 dBFS SFDR.IEEE J SolidState Circuits,2010,45:294
[3] Ali A,Dillon C,Sneed R A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs jitter.IEEE J SolidState Circuits,2006,41:1846
[4] Ali A,Morgan A,Dillon C.A 16 b 250 MS/s IF-sampling pipelined A/D converter with background calibration.IEEE J Solid-State Circuits,2010,45:292
[5] Yang W,Kelly D,Mehr I,et al.A 3-V 340 mW 14-b 75-Msample/s CMOS ADC with 85-dB SFDR at Nyquist input.IEEE J Solid-State Circuits,2001,36: 1931
[6] Singer L,Ho S,Timko M,et al.A 12-b 65-Msample/s CMOS ADC with 82-dB SFDR at 120 MHz.ISSCC Dig Tech Papers,2000,1:38
[7] Chiu Y,Gray P,Nikolic B.A 14-b 12-MS/s CMOS pipelined ADC with over 100-dB SFDR.IEEE J Solid-State Circuits,2004,39(12):2139
[8] You S,Lee K,Choi H,et al.A 3.3 V 14-bit 10 MSPS calibrationfree CMOS pipelined A/D converter.ISCAS,2000,1:435
[9] Baker R J.CMOS:mixed-signal circuit design.New York:John Wiley & Sons,2004
[10] Buli K,Geelen G.A fast-settling CMOS op amp for SC circuits with 90-dB DC gain IEEE J Solid-State Circuits,1990,25:1379
[11] Sansen W.Analog design essential.Dordrecht:Springer,2006
[12] Sasidhar N,Kook Y,Takeuchi S,et al.A low power pipelined ADC using capacitor and opamp sharing technique with a scheme to cancel the effect of signal dependent kickback.IEEE J SolidState Circuits,2009,44:2392
[13] Bult K,Geelen G.The CMOS gain-boosting technique.Analog Integrated Circuits and Signal Processing,1991,1:119
[14] Ahuja B,Hoffman E.Dynamic biasing technique for low power pipelined analog to digital converters.USA Patent,No.6462695,2002
[15] Liu M,Ou W,Su T,et al.A 1.5 v 12-bit 16 MSPS CMOS pipelined ADC with 68 dB dynamic range.Analog Integrated Circuits and Signal Processing,2004,41:269
[16] Zanchi A,Tsay F.A 16-bit 65-MS/s 3.3-V pipeline ADC core in SiGe BiCMOS with 78-dB SNR and 180-fs jitter.IEEE J SolidState Circuits,2005,40:1225
[17] Waltari M,Sumanen L,Korhonen T,et al.A self-calibrated pipeline ADC with 200 MHz IF-sampling frontend.Analog Integrated Circuits and Signal Processing,2003.37:201
上一张 下一张
上一张 下一张
计量
  • 下载量()
  • 访问量()
文章评分
  • 您的评分:
  • 1
    0%
  • 2
    0%
  • 3
    0%
  • 4
    0%
  • 5
    0%